4
Single-Ended Signals AC Input Parameters Tests
84
DDR2(+LP) Compliance Testing Methods of Implementation
Slew
R
Test for Address, Control, Clock - Test Method of Implementation
Slew
R
- Input Signal Minimum Slew Rate (Rising) for Address, Control, Clock.
The purpose of this test is to verify that the rising slew rate value of the test signal is greater than or
equal to the conformance limit of the input SLEW value specified in the JEDEC specification.
Signals of Interest
Mode Supported: DDR2 only
Signal cycle of interest: WRITE
Required Read/Write separation: No
Signal(s) of Interest:
• Address Signal OR
• Control Signal OR
• Clock Signal
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - any signal of interest, as defined above
Test Definition Notes from the Specification
Table 53
AC Input Test Conditions
Symbol
Condition
Value
Units
Notes
SLEW
Input signal minimum slew rate
1.0
V/ns
2, 3
Table 54
AC Input Test Conditions (DDR2-1066)
Symbol
Condition
Value
Units
Notes
SLEW
Input signal minimum slew rate
1.0
V/ns
2, 3
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...