DDR2(+LP) Compliance Testing Methods of Implementation
279
Data Timing Tests
16
tDS1(base), Single-Ended DQ and DM Input Setup Time - Test Method of Implementation
The purpose of this test is to verify that the time interval from the data or data mask (DQ/DM
rising/falling edge) setup time to the associated DQS edge is within the conformance limits as
specified in the JEDEC specification.
Signals of Interest
Mode Supported: DDR2 only
Signal cycle of interest: WRITE
Signal(s) of Interest:
• Data Signal (supported by Data Strobe Signal)
• Data Mask Signal
Optional signal(s):
• Chip Select Signal (this signal is used to separate DQ signals from different rank of memory)
Signals required to perform the test on the oscilloscope:
• Data Signal, DQ or Data Mask Signal, DM
• Data Strobe Signal, DQS (this must use a single-ended DQS connection)
• Chip Select Signal, CS (optional)
Test Definition Notes from the Specification
Test References
See Table 41 - Timing Parameters by Speed Grade (DDR2-400 and DDR2-533) in the
JEDEC
Standard JESD79-2E
.
PASS Condition
The worst measured tDS1 shall be within the specification limit.
Table 194
Timing Parameters by Speed Grade (DDR2-400 and DDR2-533)
Parameter
Symbol
DDR2-400
DDR2-533
Units
Specific Notes
Min
Max
Min
Max
DQ and DM input setup time (single-ended strobe)
tDS1(base)
25
x
-25
x
ps
6,7,8,25
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...