DDR2(+LP) Compliance Testing Methods of Implementation
227
Data Strobe Timing (DST) Tests
15
Test References
See Table 41 - Timing Parameters by Speed Grade (DDR2-400 and DDR2-533) and Table 42 -
Timing Parameters by Speed Grade (DDR2-667 and DDR2-800), in the
JEDEC Standard JESD79-2E
.
See Table 41 - Timing Parameters by Speed Grade (DDR2-1066) in the
JESD208
.
Also See Table 103 - LPDDR2 AC Timing Table in the
JESD209-2B
.
PASS Condition
The worst measured tDQSL shall be within the specification limit.
Measurement Algorithm
1 Acquire and split read and write burst of the acquired signal.
2 Take the first valid WRITE burst found.
3 Find all valid rising and falling DQS crossings in the said burst.
4 tDQSL is the time interval starting from a falling edge of the DQS and ending at the following
rising edge.
5 Collect all tDQSL.
6 Determine the worst result from the set of tDQSL measured.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...