Keysight D9020DDRC DDR2(+LP) Compliance Test Application
Compliance Testing Methods of Implementation
14
Clock Timing (CT) Tests
Probing for Clock Timing Tests / 192
tAC, DQ Output Access Time from CK/CK# - Test Method of Implementation / 194
tDQSCK, DQS Output Access Time from CK/CK #- Test Method of Implementation / 196
tDQSCK (Low Power), DQS Output Access Time from CK_t,CK_c - Test Method of Implementation / 198
tDVAC (Clock), Time Above VIHdiff(AC)/Below VILdiff(AC) - Test Method of Implementation / 200
tQHS, Data Hold Skew Factor- Test Method of Implementation / 202
tDQSCKDS Test - DQSCK Delta Short Test- Test Method of Implementation / 204
tDQSCKDM Test - DQSCK Delta Medium Test- Test Method of Implementation / 206
This section provides the Methods of Implementation (MOIs) for Clock Timing tests using a Keysight
80000B or 90000A Series Infiniium oscilloscope, recommended InfiniiMax 116xA or 113xA probe
amplifiers, differential solder-in probe head and the DDR2(+LP) Compliance Test Application.
NOTE
Both XYZ# and XYZ are referring to compliment. Thus, CK# is the same as CK.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...