10
Differential Signals AC Input Parameters Tests
160
DDR2(+LP) Compliance Testing Methods of Implementation
V
IHdiff(DC)
Test for Clock - Test Method of Implementation
V
IHdiff(DC)
- Differential DC Input Logic High Voltage Test for Clock.
The purpose of this test is to verify that the high level voltage value of the test signal within a valid
sampling window must be within the conformance limit of the V
IHdiff(DC)
value as specified in the
JEDEC specification.
The value of V
REF
which directly affects the conformance limit is set to 0.6V for the compliance limit
set used. User may choose to use the UDL (User Defined Limit) feature in the application to perform
this test against a customized test limit set based on different values of V
REF
.
The value of V
IH(DC)
which directly affects the conformance limit is set to 0.8V for Speed Grades from
LPDDR2- 200 to LPDDR2- 400 or 0.73V for Speed Grades from LPDDR2- 466 to LPDDR2- 1066 for
the compliance limit set used. User may choose to use the UDL (User Defined Limit) feature in the
application to perform this test against a customized test limit set based on different values of
V
IH(DC)
.
Signals of Interest
Mode Supported: LPDDR2 only
Signal cycle of interest: WRITE
Required Read/Write separation: No
Signal(s) of Interest:
• Clock Signal
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - Clock Signals
Test Definition Notes from the Specification
Test References
See Table 77 - Differential AC and DC Input Level in the
JESD209-2B
.
PASS Condition
The worst measured V
IHdiff(DC)
shall be within the specification limit.
Table 102
LPDDR2 Differential AC and DC Input Level
Symbol
Parameter
LPDDR2-1066 to LPDDR2-466
LPDDR2-400 to LPDDR2-200
Units
Notes
Min
Max
Min
Max
V
IHdiff(DC)
Differential input HIGH DC
2 x (V
IH(DC)
- V
REF
)
Note 3
2 x (V
IH(DC)
- V
REF
)
Note 3
V
1
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...