DDR2(+LP) Compliance Testing Methods of Implementation
321
Command and Address Timing (CAT) Tests
17
Test References
See Table 41 - Timing Parameters by Speed Grade (DDR2-400 and DDR2-533) and Table 42 -
Timing Parameters by Speed Grade (DDR2-667 and DDR2-800) in the
JEDEC Standard JESD79-2E
.
See Table 41 - Timing Parameters by Speed Grade (DDR2-1066) in the
JESD208
.
Also see Table 103 - LPDDR2 AC Timing Table in the
JEDEC Standard JESD209-2B
.
PASS Condition
The worst measured tIPW shall be within the specification limit.
Measurement Algorithm
1 Pre-condition the oscilloscope settings.
2 Triggered on either rising or falling edge of the command/address/control signal under test.
3 Find all crossings on rising/falling edge of the signal under test that cross V
REF
.
4 tIPW is time started from a rising/falling edge of the signal under test and ended at the following
falling/rising (following edge should not same direction) edge.
5 Collect all tIPW.
6 Determine the worst result from the set of tIPW measured.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...