DDR2(+LP) Compliance Testing Methods of Implementation
197
Clock Timing (CT) Tests
14
PASS Condition
The measured time interval between the data strobe access output and rising edge of the clock
should be within the specification limit.
Measurement Algorithm
1 Pre-condition the oscilloscope setting.
2 Acquire and split read and write burst of the acquired signal.
3 Take the first valid READ burst found.
4 Find all valid rising and falling DQS crossings at Vref in the said burst.
5 For all DQS crossings found, locate the nearest rising Clock crossing at 0V.
6 Take the time difference from DQS crossing to the corresponding Clock crossing as the tDQSCK
7 Determine the worst result from the set of tDQSCK measurements.
8 Compare the test result against the compliance test limit.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...