14
Clock Timing (CT) Tests
204
DDR2(+LP) Compliance Testing Methods of Implementation
tDQSCKDS Test - DQSCK Delta Short Test- Test Method of Implementation
The purpose of this test is to verify that the DQSCK difference within 160 ns must be within the
conformance limit as specified in the JEDEC specification. Each individual DQSCK is defined as time
interval from data strobe output (DQS Rising) first rising edge of sub-burst to the rising edge of the
clock that before tDQSCK delay (cycle) before nearest rising edge of the clock.
Signals of Interest
Signal cycle of interest: READ
Mode Supported: LPDDR2
Required Read/Write separation: Yes
Signal(s) of Interest:
• Data Strobe Signals (supported by Data Signal)
• Clock Signal (CK as Reference Signal)
Signals required to perform the test on the oscilloscope:
• Data Signal, DQ
• Data Strobe Signal, DQS
• Clock Signal, CK
• Chip Select Signal, CS
Test Definition Notes from the Specification
Test References
See Table 103- LPDDR2 AC Timing Table in the
JESD209-2B
.
PASS Condition
The worst measured tDQSCKDS should be within the specification limit.
Table 124
LPDDR2 AC Timing Table
Parameter
Symbol
Min
Max
Min
t
CK
LPDDR2
Unit
1066
933
800
677
533
466*
5
400
333
266*
5
200*
5
Read Parameters*
14
DQSCK Delta
Short
tDQSCKDS
Max
330
380
450
540
670
770
900
1080
1350
1800
ps
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...