16
Data Timing Tests
284
DDR2(+LP) Compliance Testing Methods of Implementation
Test References
See Table 41 - Timing Parameters by Speed Grade (DDR2-400 and DDR2-533) and Table 45 -
DDR2-400/533 tDS1/tDH1 Derating with Single-Ended Data Strobe in the
JEDEC Standard
JESD79-2E
.
PASS Condition
The worst measured tDS1 shall be within the specification limit.
∆
tDS1,
∆
tDH1 derating values for DDR2-400, DDR2-533 (All units in ‘ps’; the note applies to the entire table.)
DQS, Single-Ended Slew Rate
0.8 V/ns
0.7 V/ns
0.6 V/ns
0.5 V/ns
0.4 V/ns
∆
tDS
∆
tDH
∆
tDS
∆
tDH
∆
tDS
∆
tDH
∆
tDS
∆
tDH
∆
tDS
∆
tDH
DQ Slew Rate V/ns
2.0
-
-
-
-
-
-
-
-
-
-
1.5
-
-
-
-
-
-
-
-
-
-
1.0
-7
-13
-
-
-
-
-
-
-
-
0.9
-18
-27
-29
-45
-
-
-
-
-
-
0.8
-32
-44
-43
-62
-60
-86
-
-
-
-
0.7
-50
-67
-61
-85
-78
-109
-108
-152
-
-
0.6
-74
-96
-85
-114
-102
-138
-132
-181
-183
-246
0.5
-
-
-128
-156
-145
-180
-175
-223
-226
-288
0.4
-
-
-
-
-210
-243
-240
-286
-291
-351
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...