3
Measurement Clock Tests
44
DDR2(+LP) Compliance Testing Methods of Implementation
Measurement Algorithm
Example input test signal: Frequency: 1 KHz, Number of cycles acquired: 202.
1 Measure the sliding “window” of 200 cycles.
2 Measure the width of the high pulses 1-200 and determine the average value for this window. By
now, one measurement result is generated.
3 Measure the width of the high pulses 2-201 and determine the average value for this window. By
now, one measurement result is generated, with the total of two measurement results.
4 Measure the width of the high pulses 3-202 and determine the average value for this window. By
now, one measurement result is generated, with the total of three measurement results.
5 Check the total 3 results for the smallest and largest values (worst case values).
6 Compare the test results against the compliance test limits.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...