DDR2(+LP) Compliance Testing Methods of Implementation
153
Differential Signals AC Input Parameters Tests
10
Test References
See Table 22 - Differential Input AC Logic Level in the
JEDEC Standard JESD79-2E
and Table 22 -
Differential Input AC Logic Level in the
JESD208
.
PASS Condition
The measured crossing point value for the differential test signals pair should be within the
conformance limits of V
IX(AC)
value.
Measurement Algorithm
1 Sample/acquire data waveforms.
2 Use Subtract FUNC to generate the differential waveform from the two source inputs.
3 Find the first 10 differential CLK crossing that cross 0V.
4 Use V
Time
to get the actual crossing point voltage value by using the timestamp obtained
5 Determine the worst result from the set of V
IX(AC)
measured.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...