16
Data Timing Tests
290
DDR2(+LP) Compliance Testing Methods of Implementation
Measurement Algorithm
1 Acquire and split read and write burst of the acquired signal.
2 Take the first valid WRITE burst found.
3 Find all of the rising/falling DQ crossings at the V
IH(AC)
and V
IL(AC)
levels in this burst.
4 tVAC(Data) is the time interval starting from a DQ rising V
IH(AC)
crossing point and ending at the
following DQ falling V
IH(AC)
crossing point.
5 tVAC(Data) is also the time interval starting from a DQ falling V
IL(AC)
crossing point and ending at
the following DQ rising V
IL(AC)
crossing point.
6 Collect all tVAC(Data) results.
7 Determine the worst result from the set of tVAC(Data) measured.
8 Report the worst result from the set of tVAC(Data) measured. No compliance limit checking is
performed for this test. You need to manually check the test status (pass/fail) of this test based
on the worst tVAC(Data) and slew rate reported.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...