14
Clock Timing (CT) Tests
200
DDR2(+LP) Compliance Testing Methods of Implementation
tDVAC (Clock), Time Above V
IHdiff(AC)
/Below V
ILdiff(AC)
- Test Method of Implementation
The purpose of this test is to verify that the time the clock signal is above V
IHdiff(AC)
and below
V
ILdiff(AC)
must be within the conformance limit as specified in the JEDEC specification.
Signals of Interest
Signal cycle of interest: READ or WRITE
Mode Supported: LPDDR2
Signal(s) of Interest:
• Clock Signal
Signals required to perform the test on the oscilloscope:
• Clock Signal, CK
Test Definition Notes from the Specification
Test References
See Table 78- Allowed Time Before Ringback (tDVAC) for CK_t-CK_s and DQS_t-DQS_c in the
JESD209-2B
.
PASS Condition
The worst measured tDVAC(Clock) should be within the specification limit.
Table 122
Allowed time before ringback (tDVAC) for CK_t-CK_s and DQS_t-DQS_c
Slew Rate
tDVAC [ps]
@ I V
IH/Ldiff(AC)
I =440mV
tDVAC [ps]
@ I V
IH/Ldiff(AC)
I =600mV
Min
Min
>4.0
175
75
4.0
170
57
3.0
167
50
2.0
163
38
1.8
162
34
1.6
161
29
1.4
159
22
1.2
155
13
1.0
150
0
<1.0
150
0
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...