User Manual
890
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
10-Bit Analog Digital Converter (ADC1)
Measurement Unit 1 Status 2 Register
Hint: VBATSENSE supervision goes to NMI "Supply Prewarning", therefore bit 0 and 16 are "reserved" here.
ADC1_IRQS_2
Offset
Reset Value
ADC1 Interrupt Status 2 Register
100
H
see
Field
Bits
Type
Description
RES
31:28
r
Reserved
Always read as 0
P2_7_UP_IS
27
rwhxre
ADC1 Port 2.7 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
P2_6_UP_IS
26
rwhxre
ADC1 Port 2.6 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
P2_3_UP_IS
25
rwhxre
ADC1 Port 2.3 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
P2_2_UP_IS
24
rwhxre
ADC1 Port 2.2 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
P2_1_UP_IS
23
rwhxre
ADC1 Port 2.1 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
MON5_UP_IS
22
rwhxre
ADC1 MON 5 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
MON4_UP_IS
21
rwhxre
ADC1 MON 4 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
MON3_UP_IS
20
rwhxre
ADC1 MON 3 Upper Threshold Interrupt Status
0
B
INACTIVE
, no interrupt has occurred
1
B
ACTIVE
, interrupt has occurred
31
28
r
RES
27
27
rwhxre
P2_7
_UP*
26
26
rwhxre
P2_6
_UP*
25
25
rwhxre
P2_3
_UP*
24
24
rwhxre
P2_2
_UP*
23
23
rwhxre
P2_1
_UP*
22
22
rwhxre
MON5
_UP*
21
21
rwhxre
MON4
_UP*
20
20
rwhxre
MON3
_UP*
19
19
rwhxre
MON2
_UP*
18
18
rwhxre
MON1
_UP*
17
17
rwhxre
VS_U
P_IS
16
16
r
RES
15
12
r
RES
11
11
rwhxre
P2_7
_LO*
10
10
rwhxre
P2_6
_LO*
99
rwhxre
P2_3
_LO*
88
rwhxre
P2_2
_LO*
77
rwhxre
P2_1
_LO*
66
rwhxre
MON5
_LO*
55
rwhxre
MON4
_LO*
44
rwhxre
MON3
_LO*
33
rwhxre
MON2
_LO*
22
rwhxre
MON1
_LO*
11
rwhxre
VS_L
O_IS
00
r
RES