User Manual
209
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
System Control Unit - Digital Modules (SCU-DM)
LIN Status Clear Register
7.13
Error Detection and Correction Control for Memories
This section defines the registers used for error detection and correction control of memories – namely RAM
and NVM, which support this function.
SCU_LINSCLR
Offset
Reset Value
LIN Status Clear Register
0A4
H
see
Field
Bits
Type
Description
RES
31:6
r
Reserved
Returns 0 if read; should be written with 0.
ERRSYNC
5
w
SYN Byte Error Interrupt Flag
This bit is set by software and can only be cleared by
hardware.
0
B
Error in SYN Byte not cleared.
1
B
Error in SYN Byte cleared.
EOFSYNC
4
w
End of SYN Byte Interrupt Flag Clear
This bit is set by software and can only be cleared by
hardware.
0
B
End of SYN Byte is not cleared.
1
B
End of SYN Byte is cleared.
BRKC
3
w
Break Field Flag Clear
This bit is set by software and can only be cleared by
hardware.
0
B
Break Field is not cleared.
1
B
Break Field is cleared.
RES
2:0
r
Reserved
Returns 0 if read; should be written with 0.
Table 107 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000 0000
H
RESET_TYPE_3
31
16
r
RES
15
6
r
RES
55
w
ERRS
YNC
44
w
EOFS
YNC
33
w
BRKC
2
0
r
RES