User Manual
211
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
System Control Unit - Digital Modules (SCU-DM)
7.13.2
Error Detection and Correction Status Register
The EDCSTAT register contains the status flags of ECC errors when read these memories. The corresponding
flags for the IRAM are not more necessary, because IRAM was removed.
Error Detection and Correction Status Register
SCU_EDCSTAT
Offset
Reset Value
Error Detection and Correction Status
Register
0D8
H
see
Field
Bits
Type
Description
RES
31:6
r
Reserved
Returns 0 if read; should be written with 0.
RES
5
r
Reserved
Returns 0 if read; should be written with 0.
RSBE
4
r
RAM Single Bit Error
This bit is set by hardware and can be cleared only by
software.
0
B
No single bit error on RAM has occurred.
1
B
A single bit error on RAM has occurred.
RES
3
r
Reserved
Returns 0 if read; should be written with 0.
NVMDBE
2
r
NVM Double Bit Error
This bit is set by hardware and can be cleared only by
software.
0
B
No double bit error on NVM has occurred.
1
B
A double bit error on NVM has occurred.
RES
1
r
Reserved
Returns 0 if read; should be written with 0.
RDBE
0
r
RAM Double Bit Error
This bit is set by hardware and can be cleared only by
software.
0
B
No double bit error on RAM has occurred.
1
B
A double bit error on RAM has occurred.
31
16
r
RES
15
6
r
RES
55
r
RES
44
r
RSBE
33
r
RES
22
r
NVMD
BE
11
r
RES
00
r
RDBE