User Manual
208
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
System Control Unit - Digital Modules (SCU-DM)
SYNEN
6
rw
End of SYN Byte and SYN Byte Error Interrupts Enable
0
B
End of SYN Byte and SYN Byte Error Interrupts are
not enabled.
1
B
End of SYN Byte and SYN Byte Error Interrupts are
enabled.
ERRSYN
5
r
SYN Byte Error Interrupt Flag
This bit is set by hardware and can only be cleared by
software.
0
B
Error is not detected in SYN Byte.
1
B
Error is detected in SYN Byte.
EOFSYN
4
r
End of SYN Byte Interrupt Flag
This bit is set by hardware and can only be cleared by
software.
0
B
End of SYN Byte is not detected.
1
B
End of SYN Byte is detected.
BRK
3
r
Break Field Flag
This bit is set by hardware and can only be cleared by
software.
0
B
Break Field is not detected.
1
B
Break Field is detected.
BGSEL
2:1
rw
Baud Rate Select for Detection
For different values of BGSEL, the baud rate range for
detection is defined by the following formula:
f
pclk
/(2184*2^BGSEL) < baud rate range <
f
pclk
/(72*2^BGSEL)
where BGSEL = 00
B
, 01
B
, 10
B
, 11
B
.
See
for bit field BGSEL definition for different
input frequencies.
BRDIS
0
rw
Baud Rate Detection Disable
0
B
Break/Synch detection is enabled.
1
B
Break/Synch detection is disabled.
Table 106 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000 0000
H
RESET_TYPE_3
Field
Bits
Type
Description