User Manual
279
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Arm® Cortex®-M0 Core
Configuration Control Register
System Handler Priority Register 2
CPU_CCR
Offset
Reset Value
Configuration Control Register
D14
H
see
Field
Bits
Type
Description
RES
31:10
r
Reserved
STKALIGN
9
r
STKALIGN
Always reads as one, indicates 8-byte stack alignment on exception
entry.
On exception entry, the processor uses bit[9] of the stacked PSR to
indicate the stack alignment. On return from the exception it uses this
stacked bit to restore the correct stack alignment
RES
8:4
r
Reserved
UNALIGN_TR
P
3
r
UNALIGN_TRP
Indicates that all unaligned accesses generate a HardFault.
Always reads as 1
B
.
RES
2:0
r
Reserved
Table 154 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
00000208
H
RESET_TYPE_3
CPU_SHPR2
Offset
Reset Value
System Handler Priority Register 2
D1C
H
see
31
16
r
RES
15
10
r
RES
99
r
STKA
LIGN
8
4
r
RES
33
r
UNAL
IGN_
TRP
2
0
r
RES