User Manual
118
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
System Control Unit - Digital Modules (SCU-DM)
ADC1 Peripheral Clock Register
SCU_ADC1_CLK
Offset
Reset Value
ADC1 Peripheral Clock Register
06C
H
Field
Bits
Type
Description
RES
31:10
r
Reserved
Returns 0 if read; should be written with 0.
DPP1_CLK_DIV
9:8
rw
ADC1 Post processing clock divider
This bit field defines the factor by which the system clock
is divided for the post processing of ADC1.
00
B
Divide by 1
01
B
Divide by 2
10
B
Divide by 3
11
B
Divide by 4
RES
7:4
r
Reserved
Returns 0 if read; should be written with 0.
ADC1_CLK_DIV
3:0
rw
ADC1 Clock divider
This bit field defines the factor by which the divided
system clock from DPP1_CLK_DIV is divided additionally
for ADC1 core clock
0000
B
Divide by 1
0001
B
Divide by 2
0010
B
Divide by 3
0011
B
Divide by 4
0100
B
Divide by 5
1111
B
Divide by 16
Table 49 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_4
00000000
H
RESET_TYPE_4
31
16
r
RES
15
10
r
RES
9
8
rw
DPP1_CL
K_DIV
7
4
r
RES
3
0
rw
ADC1_CLK_DIV