User Manual
333
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Interrupt System
ADC10-CH10
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH10_STS.ADC1_IR
C
ADC1_IE.ADC1_CH10_IE
ADC10-CH11
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH11_STS.ADC1_IR
C
ADC1_IE.ADC1_CH11_IE
ADC10-CH12
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH12_STS.ADC1_IR
C
ADC1_IE.ADC1_CH12_IE
ADC10-ESM
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1ESM_STS.ADC1_IRC
ADC1_IE.ADC1_ESM_IE
ADC10-EIM
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1EIM_STS.ADC1_IRC
ADC1_IE.ADC1_EIM_IE
INTISR<4,5,6,7>
→
CCU6
CCU0
1)
4
level
2 per_clk
cycles
CCU6 Node 0:
.CCU6SR0
.ECCIP0
CCU1
1)
5
level
2 per_clk
cycles
CCU6 Node 1:
.CCU6SR1
.ECCIP1
CCU2
1)
6
level
2 per_clk
cycles
CCU6 Node 2:
.CCU6SR2
.ECCIP2
CCU3
1)
7
level
2 per_clk
cycles
CCU6 Node 3:
.CCU6SR3
.ECCIP3
INTISR<8,9>
→
SSC1/SSC2
SSC1
8
level
2 per_clk
cycles
SSC1.SSC_EIR1:
MODIEN1.EIREN
SSC1
8
level
2 per_clk
cycles
MODIEN1.TIREN
SSC1
8
level
2 per_clk
cycles
SSC1.SSC_RIR1:
MODIEN1.RIREN
SSC2
9
level
2 per_clk
cycles
SSC2.SSC_EIR1:
MODIEN1.EIREN
SSC2
9
level
2 per_clk
cycles
MODIEN1.TIREN
SSC2
9
level
2 per_clk
cycles
SSC2.SSC_RIR1:
MODIEN1.RIREN
INTISR<10,11>
→
UART1/UART2
Table 162 All Interrupt Flags and Enable
(cont’d)
Service Request Node ID Level/Edge
Sensitive
Duration SFR Flag
Interrupt Enable