User Manual
569
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Capture/Compare Unit 6 (CCU6)
T12 Capture/Compare Mode Select Register
CCU6_T12MSEL
Offset
Reset Value
T12 Capture/Compare Mode Select Register
40
H
see
Field
Bits
Type Description
DBYP
15
rw
Delay Bypass
Bit DBYP defines if the source signal for the sampling of the Hall input
pattern (selected by HSYNC) uses the dead-time counter DTC0 of timer
T12 as additional delay or if the delay is bypassed.
0
B
Not active
, The delay bypass is not active. The dead-time
counter DTC0 is generating a delay after the source signal
becomes active.
1
B
Active
, The delay bypass is active. The dead-time counter DTC0
is not used by the sampling of the Hall pattern.
HSYNC
14:12
rw
Hall Synchronization
Bit field HSYNC defines the source for the sampling of the Hall input
pattern and the comparison to the current and the expected Hall
pattern bit fields. In all modes, a trigger by software by writing a 1 to bit
SWHC is possible.
000
B
Any
, Any edge at one of the inputs CCPOSx (x = 0, 1, 2) triggers the
sampling.
001
B
T13 compare-match
, A T13 compare-match triggers the
sampling.
010
B
T13 period-match
, A T13 period-match triggers the sampling.
011
B
Hall
, The Hall sampling triggered by hardware sources is
switched off.
100
B
T12 period-match
, A T12 period-match (while counting up)
triggers the sampling.
101
B
T12 one-match
, A T12 one-match (while counting down) triggers
the sampling.
110
B
T12 compare-match UP
, A T12 compare-match of channel 0
(while counting up) triggers the sampling.
111
B
T12 compare-match DOWN
, A T12 compare-match of channel 0
(while counting down) triggers the sampling.
15
15
rw
DBYP
14
12
rw
HSYNC
11
8
rw
MSEL62
7
4
rw
MSEL61
3
0
rw
MSEL60