User Manual
332
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Interrupt System
GPT12-T6
1
level
2 per_clk
cycles
GPT2_T6:
GPT12IEN:GPT12T6IE
GPT12-CR
0/1
level
2 per_clk
cycles
GPT12IEN:GPT12CRIE
INTISR<2>
→
MU
REF_BG_LO
2
level
set until
cleared by
software
SYS_IS.REFBG_LOTHWAR
N_IS
REF1_CTRL.REFBG_LOTH
WARN_STS
SYS_IRQ_CTRL.REFBG_LO
THWARN_IE
REF_BG_HI
2
level
set until
cleared by
software
SYS_IS.REFBG_UPTHWAR
N_IS
REF1_CTRL.REFBG_HITH
WARN_STS
SYS_IRQ_CTRL.REFBG_U
PTHWARN_IE
INTISR<3>
→
ADC 10 Bit
ADC10CH1
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH1_STS.ADC1_IRC
ADC1_IE.ADC1_CH1_IE
ADC10CH2
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH2_STS.ADC1_IRC
ADC1_IE.ADC1_CH2_IE
ADC10-CH3
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH3_STS.ADC1_IRC
ADC1_IE.ADC1_CH3_IE
ADC10-CH4
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH4_STS.ADC1_IRC
ADC1_IE.ADC1_CH4_IE
ADC10-CH5
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH5_STS.ADC1_IRC
ADC1_IE.ADC1_CH5_IE
ADC10-CH6
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH6_STS.ADC1_IRC
ADC1_IE.ADC1_CH6_IE
ADC10-CH7
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH7_STS.ADC1_IRC
ADC1_IE.ADC1_CH7_IE
ADC10-CH8
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH8_STS.ADC1_IRC
ADC1_IE.ADC1_CH8_IE
ADC10-CH9
3
level
set until
cleared by
software
ADC1_Interrupt_Control:
ADC1CH9_STS.ADC1_IRC
ADC1_IE.ADC1_CH9_IE
Table 162 All Interrupt Flags and Enable
(cont’d)
Service Request Node ID Level/Edge
Sensitive
Duration SFR Flag
Interrupt Enable