User Manual
115
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
System Control Unit - Digital Modules (SCU-DM)
Analog Peripheral Clock Register
The clock source for the analog modules is selected via register APCLK.
SCU_APCLK
Offset
Reset Value
Analog Peripheral Clock Register
058
H
Field
Bits
Type
Description
RES
31:26
r
Reserved
Returns 0 if read; should be written with 0.
BGCLK_DIV
25
rwpw
Bandgap Clock Divider
This Flag configures the bandgap clock divider.
Note:
This is a PASSWD protected bit. When the
protection scheme (see
activated (default), this bit cannot be written
directly.
0
B
divide by 2
1
B
divide by 1
BGCLK_SEL
24
rwpw
Bandgap Clock Selection
This Flag selects the bandgap clock.
Note: If SYSCLKSEL[1] = ‘1’ the default BGCLK_SEL = “0”
(LP_CLK) is taken
Note:
This is a PASSWD protected bit. When the
protection scheme (see
activated (default), this bit cannot be written
directly.
0
B
LP_CLK is selected
1
B
f
sys
is selected
RES
23:13
r
Reserved
Returns 0 if read; should be written with 0.
31
26
r
RES
25
25
rwpw
BGCL
K_D*
24
24
rwpw
BGCL
K_S*
23
16
r
RES
15
13
r
RES
12
8
rw
APCLK2FAC
7
2
r
RES
1
0
rw
APCLK1F
AC