User Manual
276
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Arm® Cortex®-M0 Core
Application Interrupt/Reset Control Register
ISRPENDING
22
r
Interrupt Pending Flag
Excluding NMI and Faults.
0
B
interrupt not pending
1
B
interrupt is pending
RES
21:18
r
Reserved
VECTPENDIN
G
17:12
r
VECTPENDING
Indicates the exception number of the highest priority pending
enabled exception.
Nonzero is the exception number of the highest priority pending
enables exception.
0
B
no pending exceptions
RES
11:6
r
Reserved
VECTACTIVE
5:0
r
VECTACTIVE
1)
Contains the active exception number.
Nonzero is the exception number
of the currently active exception.
Note:
Subtract 16 from this value to obtain the CMSIS IRQ number
that identifies the corresponding bit in the Interrupt Clear-
Enable, Set-Enable, Clear-Pending, Set-pending, and
Priority Register.
3. When y write to the ICSR the effect is unpredictable if you:
- write 1 to the PENDSVSET bit and write 1 to the PENDSVCLR bit
- write 1 to the PENDSTSET bit and write 1 to the PENDSTCLR bit
0
B
Thread mode
1) This is the same value as IPSR bits 5:0.
Table 151 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
00000000
H
RESET_TYPE_3
CPU_AIRCR
Offset
Reset Value
Application Interrupt/Reset Control
Register
D0C
H
see
Field
Bits
Type
Description