User Manual
278
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Arm® Cortex®-M0 Core
Field
Bits
Type
Description
RES
31:5
r
Reserved
SEVONPEND
4
rw
SEVONPEND
Send event on pending bit.
When an event or interrupt enters pending state, the event signal
wakes up the processor from WFE. If the processor is not waiting for an
event, the event is registered and affects the next WFE.
The processor also wakes up on execution of an SEV instruction or an
external event.
0
B
only enabled interrupts or events can wake-up the processor,
disabled interrupts are excluded
1
B
enabled events and all interrupts, including disabled interrupts,
can wake-up the processor
RES
3
r
Reserved
SLEEPDEEP
2
rw
Sleep Deep
Controls whether the processor uses sleep or deep sleep as its low
power mode.
0
B
sleep
1
B
deep sleep
SLEEPONEXI
T
1
rw
Sleep on Exit
Indicates sleep-on-exit when returning from Handler mode to Thread
mode.
Setting this bit to 1 enables an interrupt driven application to avoid
returning to an empty main application.
0
B
do not sleep when returning to Thread mode
1
B
enter sleep, or deep sleep, on return from an ISR to Thread mode
RES
0
r
Reserved
Table 153 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
00000000
H
RESET_TYPE_3
31
16
r
RES
15
5
r
RES
44
rw
SEVO
NPEN
D
33
r
RES
22
rw
SLEE
PDEE
P
11
rw
SLEE
PONE
XIT
00
r
RES