User Manual
210
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
System Control Unit - Digital Modules (SCU-DM)
7.13.1
Error Detection and Correction Control Register
The EDCCON register determines the generation of an NMI due to double bit ECC error when read these
memories.
Error Detection and Correction Control Register
SCU_EDCCON
Offset
Reset Value
Error Detection and Correction Control
Register
0D4
H
see
Field
Bits
Type
Description
RES
31:3
r
Reserved
Returns 0 if read; should be written with 0.
NVMIE
2
rw
NVM Double Bit ECC Error Interrupt Enable
0
B
No NMI is generated when a double bit ECC error
occurs reading NVM.
1
B
An NMI is generated when a double bit ECC error
occurs reading NVM.
RES
1
r
Reserved
Returns 0 if read; should be written with 0.
RIE
0
rw
RAM Double Bit ECC Error Interrupt Enable
0
B
No NMI is generated when a double bit ECC error
occurs reading RAM.
1
B
An NMI is generated when a double bit ECC error
occurs reading RAM.
Table 108 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000 0000
H
RESET_TYPE_3
31
16
r
RES
15
3
r
RES
22
rw
NVMI
E
11
r
RES
00
rw
RIE