User Manual
846
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
10-Bit Analog Digital Converter (ADC1)
24.8.2
Postprocessing Control Registers
The Postprocessing block is fully controllable by the below listed sfr Registers.
The registers are addressed wordwise.
Table 457 Register
Overview
Register Short Name
Register Long Name
Offset
Address
Reset Value
Postprocessing Control Registers
Upper Threshold Filter Enable
B0
H
0000 FFFF
H
Lower Threshold Filter Enable
B4
H
0000 FFFF
H
Lower Comparator Trigger Level Channel 0-3
40
H
1D2F 423A
H
Lower Comparator Trigger Level Channel 4-7
44
H
0000 0000
H
Lower Comparator Trigger Level Channel 8-11
C0
H
0000 0000
H
Lower Comparator Trigger Level Differential
Channel 1-4
C4
H
0000 0000
H
Upper Comparator Trigger Level Channel 0-3
C8
H
AB8D C5C0
H
Upper Comparator Trigger Level Channel 4-7
CC
H
0000 0000
H
Upper Comparator Trigger Level Channel 8-11
D0
H
0000 0000
H
Upper Comparator Trigger Level Differential
Channel 1-4
D4
H
0000 0000
H
Lower Counter Trigger Level Channel 0-3
D8
H
1213 1312
H
Lower Counter Trigger Level Channel 4-7
DC
H
0000 0000
H
Lower Counter Trigger Level Channel 8-11
E0
H
0000 0000
H
Lower Counter Trigger Level Differential Channel
1-4
E4
H
0000 0000
H
Upper Counter Trigger Level Channel 0-3
E8
H
1213 1B1A
H
Upper Counter Trigger Level Channel 4-7
EC
H
0000 0000
H
Upper Counter Trigger Level Channel 8-11
F0
H
0000 0000
H
Upper Counter Trigger Level Differential Channel
1-4
F4
H
0000 0000
H
Overvoltage Measurement Mode of Ch 0-11
F8
H
0000 0000
H