User Manual
605
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Capture/Compare Unit 6 (CCU6)
Note:
The bits in the bit fields EXPH and CURH correspond to the hall patterns at the input pins CCPOSx
(x = 0, 1, 2) in the following order (EXPH.2, EXPH.1, EXPH.0), (CURH.2, CURH.1, CURH.0), (CCPOS2,
CCPOS.1, CCPOS0).
Register MCMCTR contains control bits for the multi-channel functionality.
MCMP
5:0
rh
Multi-Channel PWM Pattern
Bit field MCMP is written by a shadow transfer from bit field MCMPS.
It contains the output pattern for the multi-channel mode. If this
mode is enabled by bit MCMEN in register MODCTR, the output state
of the following output signal can be modified:
Bit 0: multi-channel state for output CC60
Bit 1: multi-channel state for output COUT60
Bit 2: multi-channel state for output CC61
Bit 3: multi-channel state for output COUT61
Bit 4: multi-channel state for output CC62
Bit 5: multi-channel state for output COUT62
The multi-channel patterns can set the related output to the passive
state.
While IDLE = 1, bit field MCMP is cleared.
0
B
Passive
, The output is set to the passive state. The PWM
generated by T12 or T13 is not taken into account.
1
B
PWM
, The output can deliver the PWM generated by T12 or T13
(according to register MODCTR).
Table 322 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000
H
RESET_TYPE_3
CCU6_MCMCTR
Offset
Reset Value
Multi-Channel Mode Control Register
54
H
see
Field
Bits
Type
Description
RES
15:11
r
Reserved
Field
Bits
Type
Description
15
11
r
RES
10
10
rw
STE13U
99
rw
STE12D
88
rw
STE12U
7
6
r
RES
5
4
rw
SWSYN
33
r
RES
2
0
rw
SWSEL