User Manual
274
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Arm® Cortex®-M0 Core
Interrupt Control and State Register
Field
Bits
Type
Description
IMPLEMENTER
31:24
r
Implementer Code
Assigned by Arm®. Read as 41
H
for a processor
implemented by Arm®.
VARIANT
23:20
r
Variant Number
Implementation defined.
CONSTANT
19:16
r
Constant
Defines the architecture of the processor. Read as 0
H
.
PARTNO
15:4
r
Part Number
Implementation defined.
REVISION
3:0
r
Revision Number
Implementation defined.
Table 150 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
410CC200
H
RESET_TYPE_3
CPU_ICSR
Offset
Reset Value
Interrupt Control and State Register
D04
H
see
31
24
r
IMPLEMENTER
23
20
r
VARIANT
19
16
r
CONSTANT
15
4
r
PARTNO
3
0
r
REVISION
31
31
rw
NMIP
ENDS
ET
30
29
r
RES
28
28
rw
PEND
SVSE
T
27
27
w
PEND
SVCL
R
26
26
rw
PEND
STSE
T
25
25
w
PEND
STCL
R
24
23
r
RES
22
22
r
ISRP
ENDI
NG
21
18
r
RES
17
16
r
VECTPE
NDING
15
12
r
VECTPENDING
11
6
r
RES
5
0
r
VECTACTIVE