User Manual
599
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Capture/Compare Unit 6 (CCU6)
TRPM2
2
rw
Trap Mode Control Bit 2
0
B
Hardware reset
, The trap state can be left (return to normal
operation = bit TRPS = 0) as soon as the input CTRAP becomes
inactive. Bit TRPF is automatically cleared by hardware if the
input pin CTRAP becomes 1. Bit TRPS is automatically cleared
by hardware if bit TRPF is 0 and if the synchronization
condition (according to TRPM10) is detected.
1
B
Software reset
, The trap state can be left (return to normal
operation = bit TRPS = 0) as soon as bit TRPF is reset by
software after the input CTRAP becomes inactive (TRPF is not
cleared by hardware). Bit TRPS is automatically cleared by
hardware if bit TRPF = 0 and if the synchronization condition
(according to TRPM10) is detected.
TRPM10
1:0
rw
Trap Mode Control Bits 1, 0
These two bits define the behavior of the selected outputs when
leaving the trap state after the trap condition has become inactive
again.
A synchronization to the timer driving the PWM pattern permits to
avoid unintended short pulses when leaving the trap state. The
combination (TRPM1, TRPM0) leads to:
00
B
T12 zero-match
, The trap state is left (return to normal
operation according to TRPM2) when a zero-match of T12
(while counting up) is detected (synchronization to T12).
01
B
T13 zero-match
, The trap state is left (return to normal
operation according to TRPM2) when a zero-match of T13 is
detected (synchronization to T13).
10
B
Reserved
,
11
B
Immediately
, The trap state is left (return to normal operation
according to TRPM2) immediately without any
synchronization to T12 or T13.
Table 318 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000
H
RESET_TYPE_3
Field
Bits
Type
Description