User Manual
260
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Arm® Cortex®-M0 Core
Interrupt Clear-Enable Register
Int_GPT2
1
rw
Interrupt Set for GPT2
0
B
DISABLED
, no effect on write
1
B
ENABLE
, enables the associated interrupt
Int_GPT1
0
rw
Interrupt Set for GPT1
0
B
DISABLED
, no effect on write
1
B
ENABLE
, enables the associated interrupt
Table 140 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
00000000
H
RESET_TYPE_3
CPU_NVIC_ICER
Offset
Reset Value
Interrupt Clear-Enable
180
H
see
Field
Bits
Type
Description
RES
31:24
r
Reserved for future use
Int_PORT2
23
rw
Interrupt Clear for PORT2
0
B
DISABLE
, on reads the associated interrupt is disabled, no effect
on write
1
B
ENABLE
, on reads the associated interrupt is enabled, on writes
the associated interrupt is disabled
Int_MON
22
rw
Interrupt Clear for MON
0
B
DISABLE
, on reads the associated interrupt is disabled, no effect
on write
1
B
ENABLE
, on reads the associated interrupt is enabled, on writes
the associated interrupt is disabled
Field
Bits
Type
Description
31
24
r
RES
23
23
rw
Int_
PORT
2
22
22
rw
Int_
MON
21
21
rw
Int_
DU
20
20
rw
Int_
HS2
19
19
rw
Int_
HS1
18
18
rw
Int_
LS2
17
17
rw
Int_
LS1
16
16
r
RES
15
15
r
RES
14
14
rw
Int_
WAKE
UP
13
13
rw
Int_
EXIN
T1
12
12
rw
Int_
EXIN
T0
11
11
rw
Int_
UART
2
10
10
rw
Int_
UART
1
99
rw
Int_
SSC2
88
rw
Int_
SSC1
77
rw
Int_
CCU6
SR3
66
rw
Int_
CCU6
SR2
55
rw
Int_
CCU6
SR1
44
rw
Int_
CCU6
SR0
33
rw
Int_
ADC1
22
rw
Int_
ADC2
11
rw
Int_
GPT2
00
rw
Int_
GPT1