User Manual
602
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Capture/Compare Unit 6 (CCU6)
Notes
1. Bit field PSL has a shadow register to allow for updates without undesired pulses on the output lines. The bits
are updated with the T12 shadow transfer. A read action targets the actually used values, whereas a write
action targets the shadow bits.
2. Bit field PSL63 has a shadow register to allow for updates without undesired pulses on the output line. The bit
is updated with the T13 shadow transfer. A read action targets the actually used values, whereas a write
action targets the shadow bits.
18.10.6 Multi-Channel Modulation Control Registers
Register MCMOUTS contains bits used as pattern input for the multi-channel mode and the Hall mode. This
register is a shadow register (that can be read and written) for register MCMOUT, which indicates the currently
active signals.
Table 320 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000
H
RESET_TYPE_3
CCU6_MCMOUTS
Offset
Reset Value
Multi-Channel Mode Output Shadow
Register
08
H
see
Field
Bits
Type
Description
STRHP
15
w
Shadow Transfer Request for the Hall Pattern
Setting these bits during a write action leads to an immediate
update of bit fields CURH and EXPH by the value written to bit fields
CURHS and EXPH. This functionality permits an update triggered by
software. When read, this bit always delivers 0.
0
B
by Hardware
, The bit fields CURH and EXPH are updated
according to the defined hardware action. The write access to
bit fields CURHS and EXPHS does not modify the bit fields
CURH and EXPH.
1
B
by Software
, The bit fields CURH and EXPH are updated by the
value written to the bit fields CURHS and EXPHS.
15
15
w
STRHP
14
14
r
RES
13
11
rw
CURHS
10
8
rw
EXPHS
77
w
STRMCM
66
r
RES
5
0
rw
MCMPS