User Manual
601
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Capture/Compare Unit 6 (CCU6)
Register PSLR defines the passive state level driven by the output pins of the module. The passive state level
is the value that is driven by the port pin during the passive state of the output. During the active state, the
corresponding output pin drives the active state level, which is the inverted passive state level. The passive
state level permits the adaptation of the driven output levels to the driver polarity (inverted, not inverted) of
the connected power stage. The bits in this register have shadow bit fields to permit a concurrent update of
all PWM-related parameters (bit field PSL is updated with T12_ST, whereas PSL63 is updated with T13_ST).
The actually used values can be read (attribute “rh”), whereas the shadow bits can only be written (attribute
“w”).
CCU6_PSLR
Offset
Reset Value
Passive State Level Register
50
H
see
Field
Bits
Type
Description
RES
15:8
r
Reserved
PSL63
7
rwh
Passive State Level of Output COUT63
This bit field defines the passive level of the output pin COUT63.
0
B
Level 0
, The passive level is 0.
1
B
Level 1
, The passive level is 1.
RES
6
r
Reserved
Returns 0 if read.
PSL
5:0
rwh
Compare Outputs Passive State Level
The bits of this bit field define the passive level driven by the module
outputs during the passive state. The bit positions are:
Bit 0: passive level for output CC60
Bit 1: passive level for output COUT60
Bit 2: passive level for output CC61
Bit 3: passive level for output COUT61
Bit 4: passive level for output CC62
Bit 5: passive level for output COUT62
The value of each bit position is defined as:
0
B
Level 0
, The passive level is 0.
1
B
Level 1
, The passive level is 1.
15
8
r
RES
77
rwh
PSL63
66
r
RES
5
0
rwh
PSL