TC1796
Peripheral Units (Vol. 2 of 2)
Analog-to-Digital Converter (ADC)
User’s Manual
25-58
V2.0, 2007-07
ADC, V2.0
Table 25-13 Registers Overview - ADC Kernel Registers
Register
Short Name
Register Long Name
Offset
Address
1)
1) The absolute register address is calculated as follows:
Module Base Address (
) + Offset Address (shown in this column)
Description
see
ID
Module Identification Register
008
H
CHCONm
Channel Control Register m (m = 0-15)
010
H
+
n
×
4
H
AP
Arbitration Participation Register
084
H
SAL
Source Arbitration Level Register
088
H
TTC
Timer Trigger Control Register
08C
H
EXTC
External Trigger Control Register
090
H
SCON
Source Control Register
098
H
LCCONx
Limit Check Control Register x (x = 0-3)
100
H
+
m
×
4
H
TCON
Timer Control Register
114
H
CHIN
Channel Injection Control Register
118
H
QR
Queue Register
11C
H
CON
Converter Control Register
120
H
SCN
Auto Scan Control Register
124
H
REQ0
Conversion Request Register SW0
128
H
CHSTATm
Channel Status Register m (m = 0-15)
130
H
+
n
×
4
H
QUEUE0
Queue Status Register
170
H
SW0CRP
Software SW0 Conv. Req. Pending Reg.
180
H
ASCRP
Auto Scan Conversion Req. Pending Reg.
188
H
SYSTAT
Sychronization Status Register
190
H
TSTAT
Timer Status Register
1B0
H
STAT
Converter Status Register
1B4
H
TCRP
Timer Conversion Req. Pending Register
1B8
H
EXCRP
External Conversion Req. Pending Register
1BC
H
MSS0
Module Service Request Status Register 0
1D0
H
MSS1
Module Service Request Status Register 1
1D4
H
SRNP
Service Request Node Pointer Register
1DC
H