TC1796
System Units (Vol. 1 of 2)
Direct Memory Access Controller
User’s Manual
12-102
V2.0, 2007-07
DMA, V2.0
Note: Sub-ranges 2 and 3 with bit fields MEmARR.SIZE2, MEmARR.SLICE2,
MEmARR.SIZE3, and MEmARR.SLICE3 are not implemented.
Note: The 16 Kbyte stand-by RAM (SBRAM) located at addresses C03FC000
H
to
C03FFFFF
H
cannot be accessed by the DMA controller even if the corresponding
enable bit MEmAENR.AEN29 is set.
110
B
2 sub-ranges of
32 Kbyte
XXXX0
B
XXXX1
B
E800 0000
H
- E800 7FFF
H
E800 8000
H
- E800 FFFF
H
111
B
64 Kbyte
XXXXX
B
E800 0000
H
- E800 FFFF
H
Table 12-13 SRAM Address Protection Sub-Range Definitions
(cont’d)
SIZE1
Sub-Ranges
SLICE1
Selected Address Range