User’s Manual
L-16
V2.0, 2007-07
TC1796
System and Peripheral Units (Vol. 1 and 2)
Table of Contents
Burst Mode Read Accesses . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-65 [1]
Burst Flash Memory Configurations . . . . . . . . . . . . . . . . . . . . . . 13-66 [1]
Burst Mode Access Phases . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-68 [1]
Programmable Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-68 [1]
Support for two Burst Flash Device Types . . . . . . . . . . . . . . . . . 13-71 [1]
BFCLKO Output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-71 [1]
BFCLKI Input and Burst Flash Clock Feedback . . . . . . . . . . . . . 13-72 [1]
Burst Length Control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-73 [1]
Control of ADV and BAA Delays During Burst Flash Access . . . 13-73 [1]
Burst Flash Access Cycle . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-74 [1]
External Cycle Control via the WAIT Input . . . . . . . . . . . . . . . . . 13-75 [1]
Wait for Page Load Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-76 [1]
Terminate and Start New Burst Mode . . . . . . . . . . . . . . . . . . . 13-77 [1]
Termination of a Burst Mode Read Access . . . . . . . . . . . . . . . . . 13-78 [1]
Identification Register, ID . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-81 [1]
Clock Control Register, CLC . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-82 [1]
Configuration Register, CON . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13-83 [1]
Burst Flash Control Register, BFCON . . . . . . . . . . . . . . . . . . . . . 13-86 [1]
Address Select Register, ADDRSELx . . . . . . . . . . . . . . . . . . . . . 13-90 [1]
Bus Configuration Register, BUSCONx . . . . . . . . . . . . . . . . . . . . 13-92 [1]
Bus Access Parameter Register, BUSAPx . . . . . . . . . . . . . . . . . 13-97 [1]
Emulator Address Select Register, EMUAS . . . . . . . . . . . . . . . 13-101 [1]
Emulator Bus Configuration Register, EMUBC . . . . . . . . . . . . . 13-102 [1]
Emulator Bus Access Parameter Register, EMUBAP . . . . . . . . 13-106 [1]
Emulator Overlay Register, EMUOVL . . . . . . . . . . . . . . . . . . . . 13-110 [1]
Test/Control Configuration Register, USERCON . . . . . . . . . . . 13-111 [1]
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14-1 [1]
Service Request Nodes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14-3 [1]
Service Request Control Registers . . . . . . . . . . . . . . . . . . . . . . . . 14-3 [1]
General Service Request Control Register Layout . . . . . . . . . . 14-4 [1]
Request Set and Clear Bits (SETR, CLRR) . . . . . . . . . . . . . . . . 14-5 [1]
Enable Bit (SRE) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14-5 [1]
Service Request Flag (SRR) . . . . . . . . . . . . . . . . . . . . . . . . . . . 14-6 [1]
Type-Of-Service Control (TOS) . . . . . . . . . . . . . . . . . . . . . . . . . 14-6 [1]
Service Request Priority Number (SRPN) . . . . . . . . . . . . . . . . . 14-7 [1]
Interrupt Control Unit (ICU) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14-8 [1]
ICU Interrupt Control Register (ICR) . . . . . . . . . . . . . . . . . . . . . 14-8 [1]
Operation of the Interrupt Control Unit (ICU) . . . . . . . . . . . . . . 14-10 [1]