TC1796
System Units (Vol. 1 of 2)
On-Chip System Buses and Bus Bridges
User’s Manual
6-16
V2.0, 2007-07
Buses, V2.0
The equivalent behavior occurs when an LMB master initiates a write to a SPB slave
device. In this case, SPB bus errors are detected by the SBCU but not at the LMB side.
Note that this behavior occurs only at write operations via the LFI Bridge. It also can be
triggered by an erroneous write cycle of a read-modify-write bus transaction.
6.3.2
LFI Register
This section describes the kernel register of the LFI Bridge.
LFI Register
Figure 6-5
LFI Register
The complete and detailed address map of LFI is described in
on
of this TC1796 System Units (Vol. 1 of 2) User’s Manual.
Table 6-7
Registers Address Space - LFI Bridge
Module
Base Address
End Address
Note
LFI
F87F FF00
H
F87F FFFF
H
–
Table 6-8
Registers Overview - LFI Register
Register
Short Name
Register Long Name
Offset
Address
Description
see
LFI_ID
LFI Module Identification Register
08
H
LFI_CON
LFI Configuration Register
10
H
MCA05631_mod
LFI_CON
LFI_ID
Control Registers
Module Identification
Register