![Infineon Technologies TC1796 Скачать руководство пользователя страница 2121](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_20554372121.webp)
User’s Manual
L-5
V2.0, 2007-07
TC1796
System and Peripheral Units (Vol. 1 and 2)
Keyword Index
Move engine interrupts 12-30 [1]
Transaction lost interrupts 12-29 [1]
Wrap buffer interrupts 12-32 [1]
Pattern detection 12-34 [1]
Principle 12-5 [1]
Registers
ADRCRmx
Block address map 12-109 [1]
CHCRmx
CHICRmx
CHRSTR
CHSRmx
CLRE
DADRmx
EER
ERRSR
GINTR
HTREQ
ID
INTCR
INTSR
MEmAENR
MEmARR
MEmPR
MEmR
MESR
OCDSR
Offset addresses 12-43 [1]
Overview
SADRmx
SHADRmx
STREQ
SUSPMR
TRSR
WRPSR
Request wiring matrix 12-91 [1]
Transaction control 12-20 [1]
DMI
Dual-ported RAM 2-32 [1]
Features 2-31 [1]
Registers
DMI_ATR
DMI_CON
DMI_CON1
DMU
Access performance 8-7 [1]
Block diagram 8-1 [1]
Data access overlay operation 8-3 [1]
Data access redirection 8-4 [1]
Emulation memory overlay 8-7 [1]
OMASKx
OTARx
RABRx
SBRCTR
Document
Structure 1-1 [1]
Terminology and abbreviations 1-3 [1]
Textual conventions 1-1 [1]
E
Access parameter selection 13-35 [1]
Access phases 13-41 [1]
Address phase 13-41 [1]
Burst phase 13-46 [1]
Command delay phase 13-43 [1]
Command phase 13-43 [1]
Data hold phase 13-45 [1]
Recovery phase 13-47 [1]
Address region selection 13-31 [1]
Asynchronous accesses
Demultiplexed device configura-
tions 13-51 [1]
Demultiplexed read cycles
13-55 [1]
Demultiplexed write cycles
13-56 [1]
Signals 13-50 [1]
Wait control 13-57 [1]