
User’s Manual
L-11
V2.0, 2007-07
TC1796
System and Peripheral Units (Vol. 1 and 2)
Keyword Index
Read frame 23-33 [2]
Write frame 23-28 [2]
Transmitter
Description of frame transmission
23-26 [2]
I/O line control 23-51 [2]
Module clock generation 3-23 [1]
MSC
Applications 21-2 [2]
Downstream channel 21-5 [2]
Baud rate 21-20 [2]
Block diagram 21-5 [2]
Command frames 21-7 [2]
Data frames 21-9 [2]
Data repetition mode 21-15 [2]
Downstream counter 21-19 [2]
Frame formats 21-6 [2]
Output control 21-27 [2]
Passive time frames 21-11 [2]
Shift register operation 21-12 [2]
Transmission mode 21-14 [2]
Triggered mode 21-14 [2]
Features 21-4 [2]
I/O control 21-27 [2]
Interrupts 21-31 [2]
Command frame interrupt 21-32 [2]
Data frame interrupt 21-32 [2]
Interrupt request compressor
21-35 [2]
Receive data interrupt 21-34 [2]
Time frame finished interrupt
21-33 [2]
Kernel block diagram 1-19 [1], 21-3 [2]
Module implementation
Input/output function selection
21-70 [2]
Module clock control 21-65 [2]
Pad output driver characteristics
selection 21-74 [2]
Overview 21-3 [2]
Registers
DD
DSC
DSDSH
DSDSL
ICR
ISC
ISR
OCR
Offset addresses 21-36 [2]
Overview 21-36 [2]
UDx
USR
Baud rate 21-25 [2]
Block diagram 21-21 [2]
Data frame protocol 21-22 [2]
Data reception 21-23 [2], 21-24 [2]
Input control 21-30 [2]
Parity checking 21-22 [2]
Sampling 21-26 [2]
N
NMI input 14-25 [1]
PLL NMI 14-25 [1]
SRAM parity error control 5-37 [1]
Status register NMISR 14-27 [1]
Watchdog timer NMI 14-25 [1]
O
OCDS
Communication mode 17-13 [1]
Features 17-12 [1]
Multi-core break switch 17-13 [1]
Registers 17-16 [1]
RW mode 17-12 [1]
Triggered transfers 17-13 [1]