TC1796
System Units (Vol. 1 of 2)
LMB External Bus Unit
User’s Manual
13-107
V2.0, 2007-07
EBU, V2.0
DTARDWR
[7:4]
rw
Recovery Cycles between Read and Write
Accesses
This bit field determines the basic number of clock
cycles of the Recovery Phase between a read and
write access, and vice versa. The total number of this
type of Recovery Phase clock cycles is defined by
DTARDWR multiplied by the factor selected by
EBU_EMUBC.CMULT (see also
).
0000
B
No Recovery Phase clock cycles available.
0001
B
1 clock cycle selected.
…
B
…
1110
B
14 clock cycles selected.
1111
B
15 clock cycles selected.
WRRECOVC
[10:8]
rw
Recovery Cycles after Write Accesses
This bit field determines the basic number of clock
cycles of the Recovery Phase at the end of write
accesses. The total number of this type of Recovery
Phase clock cycles further depends on bit fields
EBU_EMUBC.CMULT and
EBU_EMUBC.MULTMAP[6] (see also
000
B
No Recovery Phase clock cycles available.
001
B
1 clock cycle selected.
…
B
…
110
B
6 clock cycles selected.
111
B
7 clock cycles selected.
RDRECOVC
[13:11] rw
Recovery Cycles after Read Accesses
This bit field determines the basic number of clock
cycles of the Recovery Phase at the end of read
accesses. The total number of this type of Recovery
Phase clock cycles further depends on bit fields
EBU_EMUBC.CMULT and
EBU_EMUBC.MULTMAP[5] (see also
000
B
No Recovery Phase clock cycles available.
001
B
1 clock cycle selected.
…
B
…
110
B
6 clock cycles selected.
111
B
7 clock cycles selected.
Field
Bits
Type Description