![Infineon Technologies TC1796 Скачать руководство пользователя страница 769](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437769.webp)
TC1796
System Units (Vol. 1 of 2)
Direct Memory Access Controller
User’s Manual
12-105
V2.0, 2007-07
DMA, V2.0
12.3.3.1 Clock Control Register
The Clock Control Register controls the
f
DMA
module clock signal. This clock is also used
for the MLI modules as a common clock that can be individually divided for the MLI
modules.
Note: After a hardware reset operation, the DMA module is enabled.
Note: The Suspend Mode does not modify any of the registers.
DMA_CLC
DMA Clock Control Register
(000
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
FS
OE
SB
WE
0
SP
EN
DISS DISR
r
rw
w
rw
rw
r
rw
Field
Bits
Type Description
DISR
0
rw
Module Disable Request Bit
Used for enable/disable control of the module
DISS
1
r
Module Disable Status Bit
Bit indicates the current status of the module
SPEN
2
rw
Module Suspend Enable for OCDS
Used to enable the suspend mode.
0
3
rw
Reserved;
Returns 0 if read; must be written with 0.
SBWE
4
w
Module Suspend Bit Write Enable for OCDS
Determines whether SPEN and FSOE are write-
protected.
FSOE
5
rw
Fast Switch Off Enable
Used for fast clock switch off in OCSD Suspend
Mode.
0
[31:6]
r
Reserved
Read as 0; should be written with 0.