TC1796
System Units (Vol. 1 of 2)
Clock System and Control
User’s Manual
3-30
V2.0, 2007-07
Clock, V2.0
Figure 3-6
Fractional Divider Block Diagram
The adder logic of the fractional divider can be configured for two operating modes:
•
Normal Mode:
Reload counter (RESULT = 1), generating an output
clock pulse on counter overflow.
•
Fractional Divider Mode:
Adder that adds a STEP value to the RESULT value and
generates an output clock pulse on counter overflow.
The fractional divider is further controlled by several input and output signals. The
purpose of these signals is described in
.
MCB05604
f
IN
f
OUT
RESULT (10-bit)
STEP (10-bit)
Mux
Adder
Mux
1
Debug Suspend Request
Debug Suspend Acknowledge
External Clock Enable
Module Disable Request
Kernel Disable
Request
Reset External
Divider
Control
f
OUT
Enable
&
Fractional
Divider