![Infineon Technologies TC1796 Скачать руководство пользователя страница 323](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437323.webp)
TC1796
System Units (Vol. 1 of 2)
On-Chip System Buses and Bus Bridges
User’s Manual
6-30
V2.0, 2007-07
Buses, V2.0
Figure 6-11 Grant Trigger Generation
6.5.4.4
Combination of Triggers
The combination of the four debug trigger signals to the single BCU breakpoint trigger
event is defined via the bits CONCOM[2:0] of register xBCU_DBCNTL (see
). The two address trigger signals are combined to one address trigger that
is further combined with signal status and grant trigger signals. A logical AND or OR
combination can be selected for the BCU breakpoint trigger generation.
Figure 6-12 BCU Breakpoint Trigger Combination Logic
MCA05638
Grant
Trigger
SBCU_DBGRNT
DMA
H
LFI
DMA
L
CBL
Cerberus is granted as
bus master, low priority
&
&
DMA is granted as bus
master, low priority
&
&
&
PCP
CBH
LFI Bridge is granted as
bus master
DMA is granted as bus
master, high priority
PCP is granted as bus
master
Cerberus is granted as
bus master, high priority
&
SBCU_DBCNTL
ONG
&
≥
1
MCA05639_mod
Address 1 Trigger
Signal Status Trigger
xBCU_DBCNTL
x = “S“ for SBCU
x = “R“ for RBCU
CONCOM2 CONCOM1 CONCOM0
AND/OR
Selection
Address 2 Trigger
Grant Trigger
AND/OR
Selection
AND/OR
Selection
BCU
Breakpoint
Trigger
Address
Trigger