TC1796
Peripheral Units (Vol. 2 of 2)
Synchronous Serial Interface (SSC)
User’s Manual
20-28
V2.0, 2007-07
SSC, V2.1
CON
Control Register
10
H
BR
Baud Rate Timer Reload Register
14
H
STAT
Status Register
28
H
EFM
Error Flag Modification Register
2C
H
SSOC
Slave Select Output Control Register
18
H
SSOTC
Slave Select Output Timing Control Register 1C
H
TB
Transmit Buffer Register
20
H
RB
Receive Buffer Register
24
H
RXFCON
Receive FIFO Control Register
30
H
TXFCON
Transmit FIFO Control Register
34
H
FSTAT
FIFO Status Register
38
H
1) The absolute register address is calculated as follows:
Module Base Address (
) + Offset Address (shown in this column)
Table 20-3
Registers Overview - SSC Kernel Registers
(cont’d)
Register
Short Name
Register Long Name
Offset
Address
1)
Description
see