![Infineon Technologies TC1796 Скачать руководство пользователя страница 1197](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_20554371197.webp)
TC1796
Peripheral Units (Vol. 2 of 2)
Synchronous Serial Interface (SSC)
User’s Manual
20-40
V2.0, 2007-07
SSC, V2.1
The Receive FIFO Control Register RXFCON (only available in SSC0) contains control
bits and bit fields that determine the operating mode of the RXFIFO.
SSC0_RXFCON
SSC0 Receive FIFO Control Register (30
H
)
Reset Value: 0000 0100
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
RXFITL
0
RX
TM
EN
RXF
FLU
RXF
EN
r
rw
r
rw
w
rw
Field
Bits
Type Description
RXFEN
0
rw
RXFIFO Enable
0
B
RXFIFO is disabled
1
B
RXFIFO is enabled
Note: Resetting RXFEN automatically flushes the
RXFIFO.
RXFFLU
1
w
RXFIFO Flush
0
B
No operation
1
B
RXFIFO is flushed
Note: Setting RXFFLU clears bit field RXFFL in
register FSTAT. RXFFLU is always read as 0.
RXTMEN
2
rw
RXFIFO Transparent Mode Enable
0
B
RXFIFO Transparent Mode is disabled
1
B
RXFIFO Transparent Mode is enabled
Note: This bit is “don’t care” if the RXFIFO is disabled
(RXFEN = 0).