![Infineon Technologies TC1796 Скачать руководство пользователя страница 1216](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_20554371216.webp)
TC1796
Peripheral Units (Vol. 2 of 2)
Synchronous Serial Interface (SSC)
User’s Manual
20-59
V2.0, 2007-07
SSC, V2.1
20.3.2.3 Interrupt Control Registers
The 2
×
3 interrupts of the SSC0 and SSC1 modules are controlled by the following
service request control registers:
•
SSC0_TSRC, SSC1_TSRC controls the transmit interrupts
•
SSC0_RSRC, SSC1_RSRC controls the receive interrupts
•
SSC0_ESRC, SSC1_ESRC controls the error interrupts
TSRC
Transmit Interrupt Service Request Control Register
(F4
H
)
Reset Value: 0000 0000
H
RSRC
Receive Interrupt Service Request Control Register
(F8
H
)
Reset Value: 0000 0000
H
ESRC
Error Interrupt Service Request Control Register
(FC
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SET
R
CLR
R
SRR SRE
0
TOS
0
SRPN
w
w
rh
rw
r
rw
r
rw
Field
Bits
Type Description
SRPN
[7:0]
rw
Service Request Priority Number
TOS
10
rw
Type of Service Control
SRE
12
rw
Service Request Enable
SRR
13
rh
Service Request Flag
CLRR
14
w
Request Clear Bit
SETR
15
w
Request Set Bit
0
[9:8], 11,
[31:16]
r
Reserved
Read as 0; should be written with 0.