
TC1796
System Units (Vol. 1 of 2)
System Control Unit
User’s Manual
5-65
V2.0, 2007-07
SCU, V2.0
CSOEN
2
rw
CSOVL Enable
0
B
CSOVL will not activate CSCOMB
(default after reset)
1
B
CSOVL will activate CSCOMB
See also
on
CSGEN
3
rw
CSGLB Enable
0
B
CSGLB will not activate CSCOMB
(default after reset).
1
B
CSGLB will activate CSCOMB.
See also
on
EPUD
4
rw
EBU Pull-up Disable
0
B
Pull-up resistors are enabled
(default after reset).
1
B
Pull-up resistors are disabled.
NMIEN
5
rws
NMI Enable
0
B
NMI is disabled (default).
1
B
NMI is enabled.
This bit is cleared with any reset.
It can be only set by software and will remain in this
state until the next reset. Writing a zero to this bit has
no effect. The NMI is described in detail at
AN7TM
6
rw
Analog Input 7 Test Mode
0
B
Pull down of analog input 7 is disabled (default
after reset).
1
B
Pull down of analog input 7 is enabled.
DTSON
9
rw
Die Temperature Sensor On
0
B
Die temperature sensor is switched off.
1
B
Die temperature sensor is switched on.
LDEN
10
rw
LVDS Driver Enable
0
B
The LVDS drivers are disabled and in power-
down mode.
1
B
The LVDS drivers are enabled.
See also
.
RPARAV
11
rw
Reset SRAM Parity Available Bit
0
B
No action
1
B
Clear bit SCU_STAT.PARAV
This bit is always read as 0.
See also
“SRAM Parity Control” on Page 5-37
Field
Bits
Type Description