TC1796
System Units (Vol. 1 of 2)
Program Memory Unit
User’s Manual
7-54
V2.0, 2007-07
PMU, V2.0
WSECPF
3
rw
Wait State for PFLASH Error Correction
This bit determines whether an additional wait state is
inserted for error correction during read accesses to
PFLASH.
0
B
No additional wait state inserted.
1
B
One additional wait state inserted for PFLASH
error correction.
If enabled, this wait state is only used for the first
transfer of a burst transfer.
WSWLHIT
[6:4]
rw
Wait States for PFLASH Read Access with
Wordline Hit
This bit field determines the number of internal wait
states that are used for an initial read access to the
same word-line (512 byte) of the PFLASH memory as
the last PFLASH access.
000
B
Reserved
001
B
Flash read hit access in one clock cycle
010
B
Hit access in 2 clock cycles
011
B
Hit access in 3 clock cycles
(default after reset)
100
B
Hit access in 4 clock cycles
101
B
Flash access in 5 clock cycles
110
B
Flash access in 6 clock cycles (default after
Boot ROM exit; see
)
111
B
Reserved
WSDFLASH
[10:8]
rw
Wait States for DFLASH Read Access
This bit field determines the number of internal wait
states that are used for a DFLASH read access.
000
B
1 clock cycle wait state selected
001
B
1 clock cycle wait state selected
010
B
2 clock cycles wait state selected
011
B
3 clock cycles wait state selected
100
B
4 clock cycles wait state selected
101
B
5 clock cycles wait state selected
110
B
6 clock cycles wait state selected
(default after reset)
111
B
7 clock cycles wait state selected
Field
Bits
Type Description