![Infineon Technologies TC1796 Скачать руководство пользователя страница 718](http://html1.mh-extra.com/html/infineon-technologies/tc1796/tc1796_user-manual_2055437718.webp)
TC1796
System Units (Vol. 1 of 2)
Direct Memory Access Controller
User’s Manual
12-54
V2.0, 2007-07
DMA, V2.0
The bits in the Software Transaction Request Register are used to generate a DMA
transaction request by software.
Note: Register bits marked with “w” are virtual and are not stored in flip-flops. Reading
STREQ returns 0 when read.
DMA_STREQ
DMA Software Transaction Request Register
(018
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SCH
17
SCH
16
SCH
15
SCH
14
SCH
13
SCH
12
SCH
11
SCH
10
SCH
07
SCH
06
SCH
05
SCH
04
SCH
03
SCH
02
SCH
01
SCH
00
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
w
Field
Bits
Type Description
SCH0x
(x = 0-7)
x
w
Set Transaction Request for DMA Channel 0x
0
B
No action.
1
B
A transaction for DMA channel 0x is requested.
When setting SCH0x, TRSR.CH0x becomes set to
indicate that a DMA request is pending for DMA
channel 0x.
SCH1x
(x = 0-7)
8+x
w
Set Transaction Request for DMA Channel 1x
0
B
No action.
1
B
A transaction for DMA channel 1x is requested.
When setting SCH1x, TRSR.CH1x becomes set to
indicate that a DMA request is pending for DMA
channel 1x.
0
[31:16] r
Reserved
Read as 0; should be written with 0.