User’s Manual
L-9
V2.0, 2007-07
TC1796
System and Peripheral Units (Vol. 1 and 2)
Keyword Index
PLLCNT
PLLCTR
PLLDTR
PLLMTI
PLLREV
SRNR
SRSC0
SRSC1
SRSC2
SRSC3
SRSS0
SRSS1
SRSS2
SRSS3
Signal generation unit (SGU)
Global timer cell 24-55 [2]
Global timers 24-37 [2]
Local timer cell 24-67 [2]
GPTA0
Registers
GTTIMk
I
Idle mode 5-5 [1]
Instruction timing 2-40 [1]–??
Interrupt system
Arbitration cycles 14-12 [1]
Arbitration process 14-12 [1]
Block diagram 14-2 [1]
Control register ICR 14-8 [1]
External interrupts 14-22 [1]
Hints for applications 14-18 [1]–
14-22 [1]
Interrupt control unit 14-8 [1]
Interrupt vector table 14-15 [1]
Overview 14-1 [1]
Priorities 14-19 [1]
Service request control register
14-3 [1], 14-4 [1]
Service request node table 14-23 [1]
Service request nodes 14-3 [1]
Service routine entering 14-13 [1]
Service routine exiting 14-14 [1]
Software initiated interrupts 14-22 [1]
Interrupts
Special system interrupts 5-35 [1]
External interrupts 5-36 [1]
Flash interrupt 5-36 [1]
FPU interrupt 5-35 [1]
L
Address translation 6-15 [1]
Register
Offset address 6-16 [1]
Overview 6-16 [1]
Basic operation 6-4 [1]
Default master 6-6 [1]
Features
Terms
Local memory bus, see “LMB”
LTCA2
Registers
LIMCRHg
LTCCTR63
LTCCTRk
LTCXR63
LTCXRk
MRACTL
MRADIN
Offset addresses 24-233 [2]
OMCRHg
OMCRLg
Overview 24-233 [2]
SRSC2
SRSC3
SRSS2